OneMain Financial Jobs

Job Information

Cadence Design Systems, Inc. Lead Design Engineer in Hyderabad, India

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

Role Summary

We are looking for an experienced lead Analog Design Engineer to drive the design and delivery of high‑speed interface IPs, with a strong emphasis on Die‑to‑Die (D2D) interconnects based on the UCIe standard and advanced package technologies. The role requires hands‑on ownership from architecture through silicon bring‑up, working closely with layout, verification, package, and system teams.

Key Responsibilities

  • Architect, design, and deliver high‑speed analog / mixed‑signal circuits for Die‑to‑Die and chiplet‑based systems, including UCIe‑compliant interfaces.

  • Own analog blocks for high‑speed interfaces such as clocking, TX/RX front‑ends, termination schemes, biasing, and equalization support circuits.

  • Drive architecture definition, feasibility analysis, and design trade‑offs considering signal integrity, power, noise, and packaging parasitics.

  • Perform schematic design, simulation, and optimization across PVT corners using industry‑standard EDA tools.

  • Work closely with advanced package teams (2.5D / 3D, interposers, organic substrates) to co‑optimize circuit and package design.

  • Support layout reviews, parasitic extraction analysis, and post‑layout sign‑off for high‑speed performance.

  • Collaborate with AMS verification, digital, and system teams to enable full‑chip integration and validation.

  • Participate in silicon bring‑up, debug, and characterization, including correlation with simulation results.

  • Contribute to design methodology, checklists, and best practices for high‑speed analog and D2D designs.

Required Qualifications

  • Bachelor’s or Master’s degree in Electrical / Electronics Engineering or related field.

  • 5+ years of hands‑on experience in analog / mixed‑signal IC design.

  • Strong experience with high‑speed interface design (e.g., DDR, PCIe, SerDes, Die‑to‑Die links).

  • Solid understanding of UCIe standard concepts, D2D PHY requirements, and chiplet architectures.

  • Experience working with advanced packaging technologies and understanding package‑induced effects on high‑speed signaling.

  • Proficiency in schematic‑level design, simulation, and debug across PVT corners.

  • Strong fundamentals in analog circuit theory, signal integrity, noise analysis, and clocking.

Preferred / Nice‑to‑Have Skills

  • Direct hands‑on experience with UCIe PHY design or integration.

  • Exposure to AMS verification flows and mixed‑signal simulation environments.

  • Experience with post‑silicon debug and correlation.

  • Knowledge of power integrity, thermal considerations, and package‑aware design flows.

  • Ability to mentor junior engineers and lead technical discussions.

What Success Looks Like

  • Robust, scalable UCIe / D2D analog IPs meeting performance, power, and reliability targets.

  • Smooth collaboration across design, verification, and packaging teams.

  • Predictable execution aligned with project milestones and KPIs / OKRs.

  • Strong ownership mindset from architecture to silicon.

    We’re doing work that matters. Help us solve what others can’t.

Additional Jobs (https://cadence.wd1.myworkdayjobs.com/addl_jobs)

Equal Employment Opportunity Policy:

Cadence is committed to equal employment opportunity throughout all levels of the organization.

  • Read the policy(opens in a new tab) (https://www.cadence.com/content/dam/cadence-www/global/en_US/documents/company/careers/equal-employment-opportunity-policy.pdf)

We welcome your interest in the company and want to make sure our job site is accessible to all. If you experience difficulty using this site or to request a reasonable accommodation, please contact staffing@cadence.com.

Privacy Policy:

Job Applicant If you are a job seeker creating a profile using our careers website, please see the privacy policy(opens in a new tab) (https://www.cadence.com/en_US/home/privacy/privacy-policy.html) .

E-Verify Cadence participates in the

E-Verify program in certain U.S. locations as required by law. Download More Information on E-Verify (64K) (https://www.cadence.com/content/dam/cadence-www/global/en_US/documents/company/careers/e-verify-participation-poster.pdf)

Cadence plays a critical role in creating the technologies that modern life depends on. We are a global electronic design automation company, providing software, hardware, and intellectual property to design advanced semiconductor chips that enable our customers create revolutionary products and experiences.

Thanks to the outstanding caliber of the Cadence team and the empowering culture that we have cultivated for over 25 years, Cadence continues to be recognized by Fortune Magazine as one of the 100 Best Companies to Work For. 
 Our shared passion for solving the world’s toughest technical challenges, our dedication to pushing the limits of the industry, and our drive to do meaningful work differentiates the people of Cadence.

Cadence is proud to be an equal opportunity employer. All qualified applicants will receive consideration for employment without regard to race, color, sex, age, national origin, religion, sexual orientation, gender identity, status as a veteran, basis of disability, or any other protected class.

Cadence is committed to creating a diverse environment and is proud to be an equal opportunity employer. All qualified applicants will receive consideration for employment without regard to race, color, sex, age, national origin, religion, sexual orientation, gender identity, status as a veteran, basis of disability, or any other protected class.

DirectEmployers